Physical Design Engineer (STA Focus)
ABOUT CLIENT
JOB DESCRIPTION
JOB REQUIREMENT
WHAT'S ON OFFER
CONTACT
Job Summary
Company Type:
Outsource
Technical Skills:
Chip Physical Design
Location:
Ho Chi Minh, Ha Noi - Viet Nam
Working Policy:
Hybrid
Salary:
Negotiation
Job ID:
J01998
Status:
Active
Related Job:
Senior Deep Learning Algorithms Engineer
Ho Chi Minh, Ha Noi - Viet Nam
Product
- Machine Learning
- Algorithm
Analyze and optimize deep learning training and inference workloads on advanced hardware and software platforms. Work with researchers and engineers to enhance workload performance. Develop high-quality software for deep learning platforms. Create automated tools for workload analysis and optimization.
Negotiation
View detailsSoftware Engineer
Ho Chi Minh - Viet Nam
Product
Create and develop the API Platform with a focus on reliability, performance, and providing a top-tier developer experience Deploy and enhance AI/ML models in scalable, production environments in collaboration with research and applied ML teams Manage and advance a contemporary, cloud-native infrastructure stack utilizing Kubernetes, Docker, and infrastructure-as-code (IaC) tools Ensure platform dependability by designing and implementing telemetry, monitoring, alerting, autoscaling, failover, and disaster recovery mechanisms Contribute to developer and operations workflows, encompassing CI/CD pipelines, release management, and on-call rotations Work collaboratively across teams to implement secure APIs with fine-grained access control, usage metering, and billing integration Continuously enhance platform performance, cost-efficiency, and observability to accommodate scaling and serve users globally.
Negotiation
View detailsPhysical Design Engineer (EMIR Focus)
Ho Chi Minh, Ha Noi - Viet Nam
Outsource
- Chip Physical Design
Utilize ASIC EMIR analysis tools such as RHSC and/or Voltus for EMIR analysis. Implement EMIR tools for the latest technology features and new process nodes. Establish reference flows for evaluating tools, EM tech files, and PDK collaterals. Create automated workflows using Python, Perl, TCL for improved efficiency and accuracy in EMIR analysis. Address and solve EMIR-related design challenges through debugging and troubleshooting. Document EMIR flows and provide training on ASIC flows and tech file usage for design engineers.